# APPENDIX A MC68LC040

#### NOTE

Rev. 2.2 contains timing information for 40 MHz operation. Refer to chang bars. Some TBD values will be filled in shortly.

All references to MC68LC040 also apply to the MC68040V. Refer to **Appendix C MC68040V and MC68EC040V** for more information on the MC68040V.

The MC68LC040 is Motorola's integer-only version of the MC68040 third-generation, M68000-compatible, high-performance, 32-bit microprocessor. The MC68LC040 is a virtual memory microprocessor with a highly integrated architecture that provides very high performance in a monolithic HCMOS device. On a single chip, the MC68LC040 integrates an MC68040-compatible integer unit and fully independent instruction and data demand-paged memory management units (MMUs), including independent 4-Kbyte instruction and data caches. A high degree of instruction execution parallelism is achieved through the use of a six-stage instruction pipeline, multiple internal buses, and a full internal Harvard architecture, including separate physical caches for both instruction and data accesses. The MC68LC040 also directly supports cache coherency in multimaster applications with dedicated on-chip bus snooping logic.

The MC68LC040 achieves its high performance through the use of the MC68040 integer unit. The six-stage pipeline operates on up to six instructions concurrent with MMU, cache, and bus controller operations. Multiple internal buses, separate data and instruction caches, and a sophisticated bus controller allow internal units to operate concurrently and decouple the MC68LC040 from the external bus. The internal caches and the decoupling of the external bus allow for an external memory subsystem to be built from slower and less expensive memories with minimal impact to the overall system performance. The potential for a low-cost system design with the price/performance of the MC68LC040 makes it a good choice for embedded microprocessor applications as well as central processor applications.

The MC68LC040 is user-object-code compatible with previous members of the M68000 family and is specifically optimized to reduce the execution time of compiler-generated code. The high level of performance is ideal for integer-intensive applications. The MC68LC040 is implemented in Motorola's latest HCMOS technology, providing an ideal balance between speed, power, and physical device size. Independent data and instruction MMUs control the main caches and the address translation caches (ATCs). The ATCs speed up logical-to-physical address translations by storing recently used translations. The bus snooper circuit ensures cache coherency in multimaster and multiprocessing applications. The

MOTOROLA

M68040 USER'S MANUAL

MC68LC040 is pin compatible with the MC68040 and the MC68EC040. Figure A-1 illustrates a simplified block diagram of the MC68LC040.





The main features of the MC68LC040 include:

- 22 MIPS Integer Performance at 25 MHz
- Independent Instruction and Data MMUs
- 4-Kbyte Physical Instruction Cache and 4-Kbyte Physical Data Cache Accessible Simultaneously
- 32-Bit, Nonmultiplexed External Address and Data Buses with Synchronous Interface
- User-Object-Code Compatible with All M68000 Microprocessors
- Multimaster/Multiprocessor Support Via Bus Snooping
- Concurrent Integer Unit, MMU, Bus Controller, and Bus Snooper Operation Maximizes
  Throughput

• 4-Gbyte Direct Addressing Range

L

Software Support Including Optimizing C Compiler and UNIX<sup>®</sup> System V Port

With the exception of the floating-point unit (FPU) and its registers, the MC68LC040 programming model, data formats and types, instruction set (except all instructions beginning with an "F"), caches, and MMUs are the same as those described in **Section 1 Introduction** for the MC68040. Figures A-2 and A-3 illustrate the programming model and functional signal groups for the MC68LC040.



Figure A-2. MC68LC040 Programming Model

<sup>&</sup>lt;sup>®</sup>UNIX is a registered trademark of AT&T Bell Laboratories.

I



Figure A-3. MC68LC040 Functional Signal Groups

## A.1 MC68LC040 DIFFERENCES

The following differences exist between the MC68LC040 and MC68040:

- The MC68LC040 does not implement the small output bufferr impedance selection mode.
- The DLE pin name has been changed to JS0
- The MC68LC040 does not implement the data latch (DLE) or multiplexed bus modes of operation. All timing and drive capabilities of the MC68LC040 are equivalent to those of the MC68040 in small output buffer impedance mode.
- The MC68LC040 does not contain an FPU, which causes unimplemented floating-point exceptions to occur using a new eight-word stack frame format.

M68040 USER'S MANUAL

MOTOROLA

## A.2 INTERRUPT PRIORITY LEVEL (IPL2–IPL0)

The IPL2–IPL0 pins do not have any affect on the selection of output buffer impedance.

# A.3 JTAG SCAN (JS0)

L

The MC68040 DLE pin name has been changed to JS0. During normal operation, the JS0 pin cannot float, it must be tied to GND or Vcc directly or through a resistor. During board testing, this pin retains the functionality of the JTAG scan of the MC68040 for compatibility purposes. Refer to **Section 6 IEEE 1149.1A Test Access Port (JTAG)** for details concerning IEEE *1149.1 Standard Test Access Port and Boundary Scan Architecture*.

### A.4 DATA LATCH AND MULTIPLEXED BUS MODES

The MC68LC040 does not implement the data latch or multiplexed modes of operation. The  $\overline{\text{CDIS}}$  pin is ignored at the rising edge of reset. All timing and drive capabilities of the MC68LC040 are equivalent to those of the MC68040 in small output buffer impedance mode.

### A.5 FLOATING-POINT UNIT (FPU)

The FPU is not implemented on the MC68LC040. All floating-point instructions cause an unimplemented floating-point exception to be taken with a new eight-word stack frame (format \$4). The stack frame contains the status register (SR), program counter (PC), vector offset, effective address of the operand (where applicable), and PC value of the unimplemented floating-point instruction.

### A.5.1 Unimplemented Floating-Point Instructions and Exceptions

All legal MC68040 and MC68881/MC68882 floating-point instructions are defined as unimplemented floating-point instructions on the MC68LC040. These instructions generate a format \$4 stack frame during exception processing before taking an F-line exception. These instructions trap as an F-line exception, and the F-line exception handler can emulate them in software to maintain user-object-code compatibility.

The MC68LC040 assists the emulation process by distinguishing unimplemented floating-point instructions from other unimplemented F-line instructions. To aid emulation, the effective address is calculated and saved in the format \$4 stack frame. This simplifies and speeds up the emulation process by eliminating the need for the emulation routine to determine the effective address and by providing information required to emulate the instruction on the exception stack frame in the supervisor address space. However, the floating-point instruction can reside in user space; therefore, the floating-point unimplemented exception handler may need to access user instruction space. The following processing steps occur for an unimplemented floating-point instruction:

- 1. When an unimplemented floating-point instruction is encountered, the instruction is partially decoded, and the effective address is calculated, if required.
- 2. The processor waits for all previous integer instructions, write-backs, and associated exception processing to complete before beginning exception processing for the unimplemented floating-point instruction. Any access error that occurs in completing the write-backs causes an access error exception, and the resulting stack frame indicates

MOTOROLA

a pending unimplemented floating-point instruction exception. The access error exception handler then completes the write-backs in software, and exception processing for the unimplemented floating-point instruction exception begins immediately after return from the access error handler.

3. The processor begins exception processing for the unimplemented floating-point instruction by making an internal copy of the current SR. The processor then enters the supervisor mode and clears the trace bits (T1 and T0). It creates a format \$4 stack frame and saves the internal copy of the SR, PC, vector offset, calculated effective address, and PC value of the faulted instruction in the stack frame.

The effective address field of the format \$4 stack frame contains the calculated effective address of the operand for the faulted floating-point instruction using the addressing mode in which the effective address is calculated. For immediate and register direct addressing modes, this field is \$0. The saved PC value is the logical address of the instruction that follows the unimplemented floating-point instruction. This value will be restored during RTE execution. The vector offset format number (\$4) is used for this eight-word stack frame. Note that an MC68040 cannot correctly handle a stack format \$4. The PC of the faulted instruction contains a long-word PC of the floating-point instruction that caused the trap to occur. The information is provided so that the instruction is available for software emulation of floating-point instructions. The processor generates exception vector number 11 for the unimplemented F-line instruction exception vector, fetches the address of the F-line exception handler from the exception vector table, and begins execution of the handler after prefetching instructions to fill the pipeline. Refer to **Section 8 Exception Processing** for details about exception processing.

### A.5.2 MC68LC040 Stack Frames

When the processor executes an RTE instruction, it examines the stack frame on top of the active supervisor stack to determine if it is a valid frame and what type of context restoration it requires. The MC68LC040 provides five different stack frames for exception processing and allows for an MC68040-specific stack frame. The set of frames includes four- and six-word stack frames, a four-word throwaway stack frame, an access error stack frame, and a new eight-word unimplemented floating-point stack frame. The stack frame that the MC68040 can generate and the MC68LC040 can process is the floating-point post-instruction stack frame. Refer to **Section 8 Exception Processing** for details about exception stack frames.

| Stack Frames           | Exception Types                                        | Stacked PC Points To                                                         |
|------------------------|--------------------------------------------------------|------------------------------------------------------------------------------|
| (UNABLE TO LOCATE ART) | • The MC68040 cannot gener-<br>ate or read this stack. | • Effective address field is the address of the faulted instruction operand. |

| Table 12-1. Eight-Word Stack Fra | ame (Format \$4) |
|----------------------------------|------------------|
|----------------------------------|------------------|

When the MC68LC040 writes or reads a stack frame, it uses long-word operand transfers wherever possible. Using a long-word-aligned stack pointer greatly enhances exception processing performance. The processor does not necessarily read or write the stack frame data in sequential order. The system software should not depend on a particular exception gen-

erating a particular stack frame. For compatibility with future devices, the software should be able to handle any format of stack frame for any type of exception. The MC68LC040 does not generate the floating-point post-instruction stack frame. The MC68040 cannot accept the eight-word unimplemented stack frame. The MC68LC040 can handle all MC68040 stack frame formats.

### A.6 MC68LC040 ELECTRICAL CHARACTERISTICS

The following paragraphs provide information on the maximum rating and thermal characteristics for the MC68LC040. This section is subject to change. For the most recent specifications, contact a Motorola sales office or complete the registration card at the end of this manual.

### A.6.1 Maximum Ratings

| Characteristic                         | Symbol           | Value        | Unit |
|----------------------------------------|------------------|--------------|------|
| Supply Voltage                         | V <sub>CC</sub>  | -0.3 to +7.0 | V    |
| Input Voltage                          | V <sub>in</sub>  | -0.5 to +7.0 | V    |
| Maximum Operating Junction Temperature | TJ               | 110          | °C   |
| Minimum Operating Ambient Temperature  | T <sub>A</sub>   | 0            | °C   |
| Storage Temperature Range              | T <sub>stg</sub> | -55 to 150   | °C   |

This device contains protective circuitry against damage due to high static voltages or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>).

### A.6.2 Thermal Characteristics

| Characteristic                                       | Symbol               | Value | Rating |
|------------------------------------------------------|----------------------|-------|--------|
| Thermal Resistance, Junction to Case—<br>PGA Package | $\theta_{\text{JC}}$ | 3     | °C/W   |

### A.6.3 DC Electrical Specifications (V<sub>CC</sub> = 5.0 Vdc ±5 %)

| Characteristic                                                                                                                       | Symbol           | Min | Max             | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----------------|------|
| Input High Voltage                                                                                                                   | V <sub>IH</sub>  | 2   | V <sub>CC</sub> | V    |
| Input Low Voltage                                                                                                                    | V <sub>IL</sub>  | GND | 0.8             | V    |
| Undershoot                                                                                                                           | —                | —   | 0.8             | V    |
| Input Leakage Current @ 0.5/2.4 V<br>AVEC, BCLK, BG, CDIS, MDIS, IPLÅ, PCLK, RSTI, SCx,<br>TBI, TLNx, TCI, TCK, TEA                  | l <sub>in</sub>  | 20  | 20              | μA   |
| Hi-Z (Off-State) Leakage Current @ 0.5/2.4 V<br>An, BB, CIOUT, Dn, LOCK, LOCKE, R/W, SIZx, TA, TDO,<br>TIP, TMx, TLNx, TS, TTx, UPAx | I <sub>TSI</sub> | 20  | 20              | μΑ   |

| Signal Low Input Current, V <sub>IL</sub> = 0.8 V<br>TMS, TDI, TRST  | Ι <sub>IL</sub> | -1.1  | -0.18 | mA |
|----------------------------------------------------------------------|-----------------|-------|-------|----|
| Signal High Input Current, V <sub>IH =</sub> 2.0 V<br>TMS, TDI, TRST | I <sub>IH</sub> | -0.94 | -0.16 | mA |
| Output High Voltage, I <sub>OH = 5 mA</sub> (Small Buffer Mode)      | V <sub>OH</sub> | 2.4   | _     | V  |
| Output Low Voltage, I <sub>OL</sub> = 5 mA (Small Buffer Mode)       | V <sub>OL</sub> | -     | 0.5   | V  |
| Output High Voltage, I <sub>OH</sub> = 55 mA (Large Buffer Mode)     | V <sub>OH</sub> | 2.4   | _     | V  |
| Output Low Voltage, I <sub>OL</sub> = 55 mA (Large Buffer Mode)      | V <sub>OL</sub> | _     | 0.5   | V  |
| Capacitance*, V <sub>in</sub> = 0 V, f = 1 MHz                       | C <sub>in</sub> | _     | 25    | pF |

\*Capacitance is periodically sampled rather than 100% tested.

# A.6.4 Power Dissipation

| Frequency                                                             | Watts                                       |  |  |  |  |  |  |
|-----------------------------------------------------------------------|---------------------------------------------|--|--|--|--|--|--|
| Maximum Values ( $V_{CC} = 5.25 \text{ V}, T_A = 0^{\circ}\text{C}$ ) |                                             |  |  |  |  |  |  |
| 20 MHz                                                                | 3.2                                         |  |  |  |  |  |  |
| 25 MHz                                                                | 3.9                                         |  |  |  |  |  |  |
| 33 MHz                                                                | 4.9                                         |  |  |  |  |  |  |
| 40 MHz                                                                | TBD                                         |  |  |  |  |  |  |
| Typical Values (V <sub>C</sub>                                        | <sub>C</sub> = 5 V, T <sub>A</sub> = 25°C)* |  |  |  |  |  |  |
| 20 MHz                                                                | 2.0                                         |  |  |  |  |  |  |
| 25 MHz                                                                | 2.4                                         |  |  |  |  |  |  |
| 33 MHz                                                                | 3.0                                         |  |  |  |  |  |  |
| 40 MHz                                                                | TBD                                         |  |  |  |  |  |  |

\*This information is for system reliability purposes.

#### L

# A.6.5 Clock AC Timing Specifications (see Figure A-4)

|     |                                            | 20    | 20 MHz |       | 25 MHz |       | 33 MHz |       | 40 MHz |      |
|-----|--------------------------------------------|-------|--------|-------|--------|-------|--------|-------|--------|------|
| Num | Characteristic                             | Min   | Max    | Min   | Max    | Min   | Max    | Min   | Max    | Unit |
|     | Frequency of Operation                     | 16.67 | 20     | 16.67 | 25     | 16.67 | 33     | 20    | 40     | MHz  |
| 1   | PCLK Cycle Time                            | 25    | 30     | 20    | 30     | 15    | 30     | 12.5  | 25     | nS   |
| 2   | PCLK Rise Time                             | _     | 1.7    | -     | 1.7    | _     | 1.7    | _     | 1.5    | nS   |
| 3   | PCLK Fall Time                             | _     | 1.6    | -     | 1.6    | _     | 1.6    | _     | 1.5    | nS   |
| 4   | PCLK Duty Cycle Measured at 1.5 V          | 48    | 52     | 47.5  | 52.5   | 46.67 | 53.33  | 46.00 | 54.00  | %    |
| 4a* | PCLK Pulse Width High<br>Measured at 1.5 V | 12    | 13     | 9.5   | 10.5   | 7     | 8      | 5.75  | 6.75   | nS   |

| 4b*  | PCLK Pulse Width Low<br>Measured at 1.5 V  | 12 | 13   | 9.5 | 10.5 | 7  | 8    | 5.75 | 6.75 | nS  |
|------|--------------------------------------------|----|------|-----|------|----|------|------|------|-----|
| 5    | BCLK Cycle Time                            | 50 | 60   | 40  | 60   | 30 | 60   | 25   | 50   | nS  |
| 6, 7 | BCLK Rise and Fall Time                    | _  | 4    | _   | 4    | —  | 3    | —    | 3    | nS  |
| 8    | BCLK Duty Cycle Measured at 1.5 V          | 40 | 60   | 40  | 60   | 40 | 60   | 40   | 60   | %   |
| 8a*  | BCLK Pulse Width High<br>Measured at 1.5 V | 20 | 30   | 16  | 24   | 12 | 18   | 10   | 15   | nS  |
| 8b*  | BCLK Pulse Width Low<br>Measured at 1.5 V  | 20 | 30   | 16  | 24   | 12 | 18   | 10   | 15   | nS  |
| 9    | PCLK, BCLK Frequency Stability             | _  | 1000 | _   | 1000 | —  | 1000 | _    | 1000 | ppm |
| 10   | PCLK to BCLK Skew                          | _  | 9    | _   | 9    | —  | N/A  | _    | N/A  | nS  |

\*Specification value at maximum frequency of operation.



Figure A-4. Clock Input Timing Diagram

1

L

I

# A.6.6 A.6.7 Output AC Timing Specifications (see Figures A-5<sup>\*</sup> to A-9)

| I |     |                                                                                                  | 20   | MHz | 25  | MHz | 33  | MHz | 40  | MHz  |      |
|---|-----|--------------------------------------------------------------------------------------------------|------|-----|-----|-----|-----|-----|-----|------|------|
|   | Num | Characteristic                                                                                   | Min  | Max | Min | Мах | Min | Max | Max | Min  | Unit |
| I | 11  | BCLK to Address, CIOUT, LOCK,<br>LOCKE, PSTx, R/W, SIZx,<br>TLNx,TMx, TTx, UPAx<br>Valid         | 11.5 | 35  | 9   | 30  | 6.5 | 25  | 16  | 5.25 | nS   |
| I | 12  | BCLK to Output Invalid (Output<br>Hold)                                                          | 11.5 | _   | 9   | _   | 6.5 | _   | _   | 5.25 | nS   |
|   | 13  | BCLK to TS Valid                                                                                 | 11.5 | 35  | 9   | 30  | 6.5 | 25  | 16  | 5.25 | nS   |
|   | 14  | BCLK to TIP Valid                                                                                | 11.5 | 35  | 9   | 30  | 6.5 | 25  | 17  | 5.25 | nS   |
|   | 18  | BCLK to Data-Out Valid                                                                           | 11.5 | 37  | 9   | 32  | 6.5 | 27  | 18  | 5.25 | nS   |
| I | 19  | BCLK to Data-Out Invalid (Output Hold)                                                           | 11.5 | _   | 9   | _   | 6.5 | _   | _   | 5.25 | nS   |
|   | 20  | BCLK to Output Low Impedance                                                                     | 11.5 | —   | 9   | _   | 6.5 | _   | _   | 5.25 | nS   |
| I | 21  | BCLK to Data-Out High<br>Impedance                                                               | 11.5 | 25  | 9   | 20  | 6.5 | 17  | 16  | 5.25 | nS   |
|   | 38  | BCLK to Address, CIOUT, LOCK,<br>LOCKE, R/W, SIZx, TS, TLNx,<br>TMx, TTx, UPAx High<br>Impedance | 11.5 | 23  | 9   | 18  | 6.5 | 15  | 25  | 13   | nS   |
| I | 39  | BCLK to BB, TA, TIP High<br>Impedance                                                            | 23   | 33  | 19  | 28  | 14  | 25  | _   | 13   | nS   |
| 1 | 40  | BCLK to BR, BB Valid                                                                             | 11.5 | 35  | 9   | 30  | 6.5 | 23  | 14  | 5.25 | nS   |
| L | 43  | BCLK to MI Valid                                                                                 | 11.5 | 35  | 9   | 30  | 6.5 | 25  | 19  | 13   | nS   |
| L | 48  | BCLK to TA Valid                                                                                 | 11.5 | 35  | 9   | 30  | 6.5 | 25  | 27  | 13   | nS   |
| I | 50  | BCLK to IPEND, PSTx, RSTO<br>Valid                                                               | 11.5 | 35  | 9   | 30  | 6.5 | 25  | 14  | 5.25 | nS   |

\*Output timing is specified for a valid signal measured at the pin. Timing is specified driving an unterminated 30-J transmission line with a length characterized by a 2.5-nS one-way propagation delay. Buffer output impedance is typically 30 J; the buffer specifications include approximately 5 ns for the signal to propagate the length of the transmission line and back.

M68040 USER'S MANUAL

# A.6.8 Input AC Timing Specifications (See Figures A-5 to A-9)

|     |                                                                    | 20   | MHz | 25 MHz |     | 33 MHz |      | 40 MHz |       |      |
|-----|--------------------------------------------------------------------|------|-----|--------|-----|--------|------|--------|-------|------|
| Num | Characteristic                                                     | Min  | Max | Min    | Max | Min    | Max  | Min    | Max   | Unit |
| 15  | Data-In Valid to BCLK (Setup)                                      | 6    | _   | 5      | _   | 4      | _    | 3      | _     | nS   |
| 16  | BCLK to Data-In Invalid (Hold)                                     | 5    | _   | 4      | —   | 4      | —    | 3      | —     | nS   |
| 17  | BCLK to Data-In High Impedance<br>(Read Followed by Write)         | _    | 61  | _      | 49  | _      | 36.5 | _      | 30.25 | nS   |
| 22a | TA Valid to BCLK (Setup)                                           | 12.5 | _   | 10     | _   | 10     | _    | 8      | _     | nS   |
| 22b | TEA Valid to BCLK (Setup)                                          | 12.5 | _   | 10     | _   | 10     | _    | 9      | _     | nS   |
| 22c | TCI Valid to BCLK (Setup)                                          | 12.5 | _   | 10     | _   | 10     | _    | 9      | _     | nS   |
| 22d | TBI Valid to BCLK (Setup)                                          | 14   | _   | 11     | _   | 10     | _    | 9      | _     | nS   |
| 23  | BCLK to TA, TEA, TCI, TBI<br>Invalid (Hold)                        | 2.5  | _   | 2      | _   | 2      | _    | 2      | _     | nS   |
| 24  | AVEC Valid to BCLK (Setup)                                         | 6    | _   | 5      | _   | 5      | _    | 5      | _     | nS   |
| 25  | BCLK to AVEC Invalid (Hold)                                        | 2.5  | _   | 2      | _   | 2      | _    | 2      | _     | nS   |
| 41a | BB Valid to BCLK (Setup)                                           | 8    | _   | 7      | _   | 7      | _    | 8      | _     | nS   |
| 41b | BG Valid to BCLK (Setup)                                           | 10   | _   | 8      | _   | 7      | _    | 2      | _     | nS   |
| 41c | CDIS, MDIS Valid to BCLK<br>(Setup)                                | 12.5 | _   | 10     | _   | 8      | _    | 8      | _     | nS   |
| 41d | IPLÂ Valid to BCLK (Setup)                                         | 5    | _   | 4      | _   | 3      | _    | 3      | —     | nS   |
| 42  | BCLK to BB, BG, CDIS, MDIS,<br>IPLA Invalid (Hold)                 | 2.5  | _   | 2      | _   | 2      | _    | 12     | _     | nS   |
| 44a | Address Valid to BCLK (Setup)                                      | 10   | _   | 8      | _   | 7      | _    | 5      | —     | nS   |
| 44b | SIZx Valid to BCLK (Setup)                                         | 15   | _   | 12     | _   | 8      | _    | 4      | _     | nS   |
| 44c | TTx Valid to BCLK (Setup)                                          | 7.5  | _   | 6      | _   | 8.5    | _    | 7      | _     | nS   |
| 44d | R/W Valid to BCLK (Setup)                                          | 7.7  | _   | 6      | _   | 5      | _    | 7      | _     | nS   |
| 44e | SCx Valid to BCLK (Setup)                                          | 12.5 | _   | 10     | _   | 11     | _    | 8      | _     | nS   |
| 45  | BCLK to Address SIZx, TTx,<br>R/W, SCx<br>Invalid (Hold)           | 2.5  | _   | 2      | _   | 2      | _    | 3      | _     | nS   |
| 46  | TS Valid to BCLK (Setup)                                           | 6    | _   | 5      | _   | 9      | _    | 2      | —     | nS   |
| 47  | BCLK to TS Invalid (Hold)                                          | 2.5  | —   | 2      | -   | 2      | -    | 7      | -     | nS   |
| 49  | BCLK to BB High Impedance<br>(MC68LC040 Assumes Bus<br>Mastership) | _    | 11  | _      | 9   | _      | 9    | 8      | _     | nS   |
| 51  | RSTI Valid to BCLK                                                 | 6    | _   | 5      |     | 4      | _    | 8.5    | _     | nS   |
| 52  | BCLK to RSTI Invalid                                               | 2.5  | _   | 2      | _   | 2      | _    | 5      | _     | nS   |

MOTOROLA

#### M68040 USER'S MANUAL

L

I



NOTE: Transfer Attribute Signals = UPAx, SIZx, TTx, TMx, TLNx, RW, LOCK, LOCKE, CIOUT

Figure A-5. Read/Write Timing

I



NOTE: Transfer Attribute Signals = UPAx, SIZx, TTx, TMx, TLNx, RW, CIOUT





Figure A-7. Snoop Hit Timing

I







Figure A-9. Other Signal Timing